# Final Exam Answers

**EECS 370 Fall 2021: Intro to Computer Organization** 

#### Regarding the exam:

- You are allotted one **8.5** x **11 double sided** note sheet as well as any additional reference material provided within the exam.
- Calculators without wireless are allowed, but no cell phones or internet connected devices.
- Any work written on a blank page will be ignored. Any work on a blank side of a sheet is not guaranteed to be scanned or graded.
- You have 120 minutes to complete the exam. Don't spend too much time on one question.
- There are 9 questions in the exam on 25 pages. Point values for each problem are posted at the beginning of each section. There are 3 pages of reference material. Please flip through your exam and ensure that you have all 28 pages.
- Partial credit will be awarded based on work shown.
- Write *legibly and dark enough* for the scanners to read your work.
- Please write your uniquame on the line provided at the top of each page

You are to abide by the University of Michigan College of Engineering honor code. Please sign below to signify that you have kept the honor code pledge:

I have neither given nor received aid on this exam, nor have I concealed any violations of the Honor Code.

#### Legend:

- + Red Text denotes the correct answer. If there is more than one correct answer, it will be denoted within the answer field.
- + Blue Text denotes the score breakdown for each answer and how partial credit is awarded. Gradescope shows how we awarded partial credit for each question to your exam.
- + If after reviewing the correct answer and the rubic you feel that you were unfairly graded, please submit a regrade request within the regrade time period. Please note that submitting a regrade request opens up the entire problem to be regraded, and your score might decrease as a result.

#### Question 1: Warmup

{ 10 Points }

Indicate whether the following statements are true or false

(1pt each)

| True | False | Statement                                                                                                                                                                                                                                                                 |
|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    |       | If a given benchmark achieves a higher CPI on datapath A than datapath B, then the benchmark will always take longer to execute on datapath A than datapath B.                                                                                                            |
|      | 0     | When handling data hazards in a pipelined datapath, detect-and-forward always leads to a CPI less than or equal to that of detect-and-stall.                                                                                                                              |
| •    | 0     | Consider a cache with four 1-byte blocks for a byte-addressable machine. Assume the cache is initially empty. It is possible for a direct-mapped version of the cache to have a hit while a fully-associative version of the cache would have a miss for the same access. |
| 0    |       | Having multi-level page tables vs a single-level page table gives modern processors the ability to access physical memory faster.                                                                                                                                         |
| 0    |       | Caller save always leads to a lower number of register load/store pairs being executed than callee save.                                                                                                                                                                  |
| 0    |       | The symbol table tracks which instructions need to be updated after linking.                                                                                                                                                                                              |

| Circle the correct answer choice:                                       | (1pt each) |
|-------------------------------------------------------------------------|------------|
| 1 If a data cache does not contain a dirty bit, then it must be using a | policy.    |

1. If a data cache does not contain a dirty bit, then it must be using a \_\_\_\_\_ policy.

write-through write-back

2. \_\_\_\_\_ is the concept that the likelihood of referencing a piece of memory is higher if an access has occurred near it.

spatial locality temporal locality

3. **Short Answer:** Is LC2K Big or Little Endian? Please write your answer in 15 words or less. **(2pts)** 

Neither/doesn't matter, since LC2K does not load from/store to >1 address at a time.

#### Question 2: Pipeline Cache Benchmark

*{ 12 Points }* 

Consider the pipeline from lecture with times below, using detect and forward for data hazards and speculate and squash for control hazards.

Data Memory Read/Write: 30 ns
Instruction Memory Read: 30 ns
ALU: 50 ns
Register file read/write: 5 ns

• All other operations, wire transfer: 0 ns

Say you have an LC2K program with 1000 instructions and has the following characteristics:

- 30% of instructions are lws
- 10% are sws
- 15% are adds
- 20% are nors
- 25% are begs
- 20% of the instructions are immediately followed by an instruction dependent on it.
- 10% of the instructions are followed by an independent instruction and then by a dependent instruction.
- There are no other dependencies.
- You may assume that the above about data hazards is true no matter what instructions are involved.
- 70% of branches are not taken
- 1) Assume that we use predict-not-taken for branches, what is the runtime for the program? (3.5pts)

final 64450 answer:

2) Say we have another design that separates our execution stage and memory stage into two stages each (IF, ID, EX1, EX2, MEM1, MEM2, and WB).

- The 50 ns **ALU** operation is divided into two 25 ns operations.
- Data is always forwarded to EX1.
- Iw and sw instructions will finish in MEM2.
- add and nor instructions will finish in EX2
- Branches always resolve in MEM1.

What is the runtime for the program now? (3.5pts)

```
Clock = 30ns (Instruction read takes the most time)
\#\text{Cycles} = 1000
                         // base
+1000*30%*20%*3
                        // stalls for lw followed by an immediate dependent instr
                        // stall for lw follow by an dependent instr with one independent in between
+1000*30%*10%*2
+1000*25\%*(1-70\%)*4 // wrong branch predictions (data
                                                                              50580
                                                                final
hazards)
                                                                                                       n
+1000*(1-30%)*0.2*
                         // stall for instructions other than lw
                                                                answer:
                                                                                                       s
with immediate dependency
                         // empty the pipeline
+6
=1686
Time = 30 \text{ns} * 1686 = 50580 \text{ns}
Rubric: -1 for partially correct answer (successfully identifying clock cycle, number of cycles, or CPI)
```

3) Let's assume that we know that **80** % of cache accesses are hits and **99.99** % of main memory accesses are hits. If cache latency is **5** ns, main memory access latency is **200** ns, and disk latency is **10,000** ns, what is the average access time to memory? Assume that everything we want to access would be in the disk. (2.5pts)

```
5+(1-80%)*200+(1-80%)*(1-99.99%)*10000= 45.2ns

Rubric: -1 for attempting to do AMAT calculation but got

wrong answer

final
answer:
```

4) Assume that it remains true that **99.99** % **of main memory accesses are hits**, and all the latencies stay the same as the previous question. What is the threshold for cache hit rate that implementing a cache would help reduce memory access time? Choose > or <, fill out the blank and show your calculations. (2.5pts)

```
Hit rate ( > / < ) ______%
```

```
Cache hit rate is x 5+(1-x)*200+(1-x)*(1-99.99\%)*10000 < 200 + (1-99.99\%)*10000 
 <math>5+201(1-x) < 201 1-x < 196/201 x > 0.0249 = 2.49\%
```

Rubric: -1 for partially correct answer

-1 for partially correct inequality formula

#### Question 3: Branch Predictions

{ 10 Points }

| loop     | add         | 1 | 2 | 1    | You are given the following LC2K code, with some assembly omitted. Answer the following questions about branch prediction with the information provided. |
|----------|-------------|---|---|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| <br>skip | beq<br>noop | 0 | 5 | skip | You are to assume when predicting taken, the processor knows which address the branch branches to.                                                       |
|          | beq .       | 0 | 1 | done |                                                                                                                                                          |
|          | beq         | 0 | 0 | loop |                                                                                                                                                          |
| done     | halt        |   |   |      |                                                                                                                                                          |
|          |             |   |   |      |                                                                                                                                                          |

a) We have a **static predictor** which predicts **backwards taken and forwards not taken** for each branch locally. You are provided with the local history of each branch. Fill in the following table:

| Instruction  | Local History | # Of Mispredicts (1 point each) |
|--------------|---------------|---------------------------------|
| beq 0 5 skip | T, N, T, N, T | 3 Mispredicts                   |
| beq 0 1 done | N, N, N, N, T | 1 Mispredict                    |
| beq 0 0 loop | T, T, T, T    | 0 Mispredicts                   |

b) We have a **2 bit saturating counter** for **local branch prediction** which is initialized at **strongly not taken**. You are provided with the local history of each branch. Fill in the following table:

| Instruction  | Local History | # Of Mispredicts (1 point each)                                               |
|--------------|---------------|-------------------------------------------------------------------------------|
| beq 0 5 skip | T, N, T, N, T | 3 Mispredicts<br>Explanation: Predictor predicts :<br>SNT, WNT, SNT, WNT, SNT |
| beq 0 1 done | N, N, N, N, T | 1 Mispredict<br>Explanation: Predictor predicts<br>SNT, SNT, SNT, SNT         |
| beq 0 0 loop | T, T, T, T    | 2 Mispredicts<br>Explanation: Predictor Predicts<br>SNT, WNT, WT, ST          |

c) We have a **1 bit counter** for **global branch prediction** which is initialized to **not taken**. How many mispredicts are there? The global history has been provided for your convenience. (2 points)

| Global<br>History | T  | N | T  | N | N  | T  | T | N | T  | N | N  | T  | T | T |
|-------------------|----|---|----|---|----|----|---|---|----|---|----|----|---|---|
| Explanation       | n: |   |    |   |    |    |   |   |    |   |    |    |   |   |
| Correct<br>Pred   | NT | T | NT | Т | NT | NT | T | T | NT | T | NT | NT | T | T |

## # Of Mispredicts:

9

d) Which predictor gives us the best performance? Assume the cycle time and mispredict penalty are the same for all 3 predictors. Circle the predictor with the best performance.

Static Predictor 2 Bit Local Predictor 1 Bit Global Predictor

Explanation: The static predictor has a total of 4 mispredicts, the 2 bit static predictor has a total of 6 mispredicts, and the 1 bit global predictor has 9 mispredicts. Thus, overall the static predictor has the best performance as it has the least number of mispredicts.

(Worth 2 points, **partial** credit if student had incorrectly computed the number of cycles of an earlier predictor, and found that to have the lowest number of cycles).

#### Question 4: 3 C's of Cache

*{ 9 Points }* 

James, a student in EECS 370, is trying to classify the different types of cache misses by running a program that traverses through an array. The CACHE\_ACCESS function returns CACHE\_MISS or CACHE\_HIT depending on if the access is a miss or hit in the cache. CACHE\_ACCESS reads in an integer starting at address j. DATA array starts at address 0.

#### The 370 cache specification is listed below:

- Byte-addressable
- Cache size: 128 B
- Block size: 8 B
- 4-way set associative
- Write-back, allocate-on-write
- LRU replacement policy

a) What would be the miss rate for the listed values of **stride** in an **infinitely-sized cache**? (3pts)

| Stride | Miss rate (each blank worth 1 pt) |
|--------|-----------------------------------|
| 4      | 1/2                               |
| 8      | 1/2                               |
| 16     | 1/2                               |

b) What would be the miss rate for the listed values of **stride** in a **fully-associative cache** (of same size as the 370 cache)? (3pts)

| Stride | Miss rate (each blank worth 1 pt) |
|--------|-----------------------------------|
| 4      | 1/2                               |
| 8      | 1                                 |
| 16     | 1/2                               |

c) What proportion of ALL misses would be conflict misses in the 370 cache?

(Hint: use your calculation/work from the infinitely-sized cache and think about the behavior of the FA cache)

(3pts)

| Stride | Conflict miss rate given any type of miss (i.e. conflict misses/all misses) (each blank worth 1 pt) |
|--------|-----------------------------------------------------------------------------------------------------|
| 4      | 0                                                                                                   |
| 8      | 0                                                                                                   |
| 16     | 1/2                                                                                                 |

### Question 5: Data Hazards

{ 14 Points }

Consider the program below:

| Address | Label | 0pcode | Arg0 | Arg1 | Arg2  |
|---------|-------|--------|------|------|-------|
| 0       |       | lw     | 0    | 1    | one   |
| 1       |       | lw     | 0    | 3    | one   |
| 2       | eecs  | add    | 3    | 1    | 3     |
| 3       |       | lw     | 0    | 2    | two   |
| 4       |       | beq    | 3    | 2    | eecs  |
| 5       |       | add    | 1    | 1    | 4     |
| 6       |       | lw     | 0    | 5    | three |
| 7       |       | beq    | 2    | 3    | 2     |
| 8       |       | nor    | 1    | 1    | 6     |
| 9       |       | add    | 1    | 6    | 1     |
| 10      |       | add    | 5    | 1    | 5     |
| 11      |       | lw     | 0    | 4    | one   |
| 12      |       | add    | 2    | 1    | 4     |
| 13      |       | beq    | 4    | 3    | skip  |
| 14      |       | lw     | 0    | 5    | one   |
| 15      | skip  | add    | 4    | 2    | 1     |
| 16      |       | nor    | 1    | 5    | 3     |
| 17      |       | halt   |      |      |       |
| 18      | one   | .fill  | 1    |      |       |
| 19      | two   | .fill  | 2    |      |       |
| 20      | three | .fill  | 3    |      |       |
|         |       |        |      |      |       |

Recall the pipeline from lecture:

$$IF \rightarrow ID \rightarrow EX \rightarrow MEM \rightarrow WB$$

Suppose you use a modified version of the lecture pipeline. To improve cycle time, you create a new pipeline that has two *MEM stages*, *MEM1 and MEM2*, *and two EX stages*, *EX1 and EX2*. Now, the pipeline is:

$$IF \rightarrow ID \rightarrow EX1 \rightarrow EX2 \rightarrow MEM1 \rightarrow MEM2 \rightarrow WB$$
.

- Data is always forwarded to *EX1*.
- Data can only be forwarded from *MEM1* and *WB*.
- **lw** and **sw** instructions will finish in *MEM2*.
- add and nor instructions will finish in EX2.
- Branches always resolve in *MEM1*.
- Register file has internal-forwarding functionality
- a) Select all registers that cause a RAW (Read After Write) data hazard. Assume data hazards and control hazards are both resolved using **detect and stall**. Remember, data hazards can only occur from instructions that are executed. You may not need all the lines provided below.

  (4 pts)

| Register  | Source Line | Dependent Line |
|-----------|-------------|----------------|
| 1         | 15          | 16             |
| 2 (twice) | 3           | 4              |
| 1         | 9           | 10             |
| 4         | 12          | 13             |
| 6         | 8           | 9              |
| 3         | 1           | 2              |

Rubric: .57point for correct register & source line/dependent line pair (Also accept answers with source and dependent lines swapped )(register 2 give points even if student only has listed it once)

b) Using **detect and stall** to resolve data hazards, and **detect and stall** to resolve control hazards, what is the number of stalls that occur due to **data hazards**? (3pts) Rubric: 3 points for correct answer, 1.5 if student has 6 or 8 stall situations (24/32 stalls) Line 1-2 (4 stalls), lines 3-4 (4 stalls, executed twice), lines 8-9 (4 stalls), lines 9-10 (4 stalls),

final answer: 28 stalls

#### Lines 12-13(4 stalls), lines 15-16(4 stalls) = 28 stalls

c) Using **detect and forward** to resolve data hazards, and **predict taken for forward branches** and **predict not taken for backwards branches** to resolve control hazards. Answer the statements below.

i. How many cycles are required to empty out the pipeline (at the end of a program)?

(1 pts)

Rubric (1 point for correct answer)

final answer: 6

ii. How many instructions are run in this program?

(2 pts)

#### Rubric (2 point for correct answer) Below are the instructions executed

lw 0 1 one

lw 03 one

add 3 1 3

Lw 0 2 two

Beq 3 2 eecs

Add 3 1 3

Lw 0 2 two

Beq 3 2 eecs

Add 1 1 4

Lw 0 5 three

Beq 2 3 2

Nor 1 1 6

Add 1 6 1

Add 5 1 5

Lw 0 4 one

Add 2 1 4

Beq 4 2 skip

Lw 0 5 one

Add 421

Nor 1 5 3

Halt

iii. With parts (i) and (ii) in mind, how many cycles does the program take to run?

( 4 pts)

```
1 (lw) --> 2 = 3 stalls
3 (lw) --> 4 = 3 stalls * 2 = 6 stalls
8-->9 = 1 stall
9--> 10 = 1 stall
12 --> 13 = 1 stall
14 --> 16 = 2 stalls
Total data stalls = 14
3 branch mispredictions (1 of beq on line 4, beq on line 7 and 13) = 3 * 4 = 12 stall cycles
Total stall cycles = 14 + 12 = 26 stalls
total cycles = 6 drain + 21 instructions executed** + 26 stalls = 53 cycles
Rubric (4 points for correct total # of cycles, 2 point if correct # of stalls shown in work
2 point if drain + instructions shown in work (can use previous answer incorrect values to not double penalize)
```

final answer

53 cycles

#### Question 6: Reverse Engineering a Cache

{ 10 Points }

You have just purchased a new Macbook Pro and having just taken 370, you know that the cache plays an important role in the speed of the processor. You decide you want to find the exact specifications of the cache.

- You may assume a 64-bit byte addressable system.
- You may assume that the cache has the same structure as the caches we have discussed in 370.
- You may assume that the block size, blocks per set, and number of sets are all powers of 2.
- You may assume that the size of a block is less than MAX\_BLOCK\_SIZE
- You may assume that the blocks per set is less than MAX BLOCKS PER SET
- You may assume that the number of sets is less than MAX SETS
- You may assume that arr has a starting address in set  $\theta$
- You may use the function which will access the memory at the *pointer* passed in.
   int ACCESS(char \*)

It will return 1 on a hit and a 0 on miss in the cache.

a) Complete the following program to calculate the *block size*. (3 pts)

Rubric: +0.5 points per correct blank. +0.25 per ACCESS used incorrectly with proper addresses.

b) Now assume that we have calculated the block size and this is stored in the global variable **BLOCK\_SIZE**. Complete the following program to determine the **blocks per set**. You should use previously computed values instead of MAX values wherever possible.

(3 pts)

```
uint64_t MAX_CACHE_SIZE = MAX_SETS * BLOCK_SIZE * MAX_BLOCKS_PER_SET;
// this function returns the blocks per set as an integer
uint64_t getBlocksPerSet() {
     char arr[MAX CACHE SIZE];
     // incrementing by setStep should always load into the same set
     uint64_t set_step = BLOCK_SIZE * MAX_SETS;
     // this loop should increment the number of blocks loaded into a
     // single set until there is an eviction
     for (uint64_t blocks_per_set = 1;
          blocks per set <= MAX BLOCKS PER SET;</pre>
          blocks per set *= 2) {
           for (uint64 t i = 0; i < blocks per set *2; <math>i++) {
                 ACCESS(arr + i * set step );
           }
           if(!ACCESS(arr)) {
                 return blocks_per_set ;
           }
     }
}
```

Rubric: +0.5 points per blank

c) Now assume that we have calculated the block size and the blocks per set and these are stored in the globals *BLOCK\_SIZE* and *BLOCKS\_PER\_SET* respectively. Complete the following program to find the number of sets. You should use previously computed values instead of MAX values wherever possible. (4 pts)

```
uint64_t MAX_CACHE_SIZE = MAX_SETS * BLOCK_SIZE * BLOCKS_PER_SET;
// this function returns the number of sets as an integer
uint64_t getNumSets() {
      char arr[MAX_CACHE_SIZE];
      // incrementing by set_step should always load into the same set
      uint64_t set_step = BLOCK_SIZE * MAX_SETS;
      // This loop should fill a set and then see if loading some
      // element causes an eviction
      for (uint64_t num_sets = 1; num_sets < MAX_SETS; num_sets *= 2 ) {</pre>
            // fill a set
            // BLOCKS_PER_SET or BLOCKS_PER_SET * set_step
            for (uint64_t j = 0; j < BLOCKS_PER_SET * set_step ; j +=
            set step ) {
                  ACCESS(arr + j); // j or j * set_step
            }
            ACCESS(arr + 2 * num_sets * BLOCK_SIZE);
            if(!ACCESS(arr)) {
                  return num_sets ;
            }
      }
}
```

Rubric: +0.25 for MAX CACHE SIZE blanks. +0.5 for other blanks

#### Question 7: Hidden Valley Branch Dressing

*{ 8 Points }* 

The EECS 370 IAs have become impatient with waiting until the memory stage to resolve branches. They want branches to be resolved in the **decode** stage instead. Below is a pipeline with a block labeled "**Branch Resolution**", this block contains all the logic a pipeline needs to resolve a branch in the decode stage. **All the branch logic has been removed from the EX stage as all branches will be resolved in ID now**.



a. Below are 2 checkboxes full of possible inputs and outputs for the Branch Resolution block. Select the minimum necessary inputs and outputs to make branch resolution possible in the decode stage.

Remark: eq? is an output bit of an ALU that is raised to 1 when the input values are equal, and 0 otherwise (3 pts)

Rubric: +0.5 points for every correct answer, -0.5 for every incorrect answer





b. With this new branch implementation, how many instructions are squashed when a branch is mispredicted? (Ex: predict not-taken, but we have to branch) (2pts) Rubric: +2 points for correct answer, no partial credit

final answer:

c. This new design introduces a new kind of data hazard. What is it? Be specific and show an example using LC2K instructions. (3pts)

Rubric: +1.5 correct explanation, +1.5 correct LC2K

Any instruction where a beg has a recent dependency on a previous instruction add 1 2 3 Ex. beq 3 3 branch

#### Question 8: Virtual Memory Reverse Engineering

*{ 12 Points }* 

Consider the following virtual memory accesses. You may assume that:

- No other processes are running in this system.
- There were no other memory accesses before this point.
- The table is ordered from <u>least recent access (top) to most recent (bottom)</u>

| Virtual Address | Page Fault |
|-----------------|------------|
| 0x3B            | Y          |
| 0xA2            | Y          |
| 0x31            | N          |
| 0xBA            | Y          |

- (a) You are given the following info:
  - You are in a 12-bit byte addressable system
  - There are 1024 bytes of physical memory
  - Single-level page table
  - All sizes are powers of 2
  - Page table entries are 2 bytes
- (i) What is the page size? (2pt)

> = 16 since 0x31 is a hit. < 32 since 0xBA is a miss

final answer:

final answer:

16 Bytes

512 Bytes

Rubric: +2 Correct, no partial credit

(ii) What is the size of the page table (in bytes)? (2pt)

Page offset = log2(16) = 4 bits

VA = Page offset bits + VPN bits = > VPN = 8 bits

# Page table entries =  $2^8$ 

 $2^8 * 2 \text{ Bytes/entry} = 2^9 \text{ B} = 512 \text{ B}$ 

Rubric: +2 Correct, no partial credit

(iii) Fill in the following table with the number of bits composing the physical address. For example, a potential answer could be "2 bits for PPN, 3 bits for PO". (2pts)

| Physical Page Number | Page Offset |
|----------------------|-------------|
|                      |             |

```
PPN = log2(1024) - # page offset bits = log2(1024) - log2(Page Size) = 6 Bits Page Offset = log2(Page Size) = log2(16) = 4 bits
```

D 1 1 1 1 T

Rubric: +1 For page offset = log2(a.i)

+1 For PPN = log2(1024) - #Page Offset Bits

Consider a virtual memory system with **three-level hierarchical page-table**, TLB, *virtually addressed* data-cache, and the following specs:

TLB Access Time: 1 Cycle
Data-Cache Access Time: 1 Cycle
Memory Access Time: 50 Cycles
Disk Access Time: 90,000 Cycles

#### NOTE:

- The TLB and cache are **NOT** accessed in parallel
- On a 1st level page fault, creation of a 2nd level page table occurs in parallel with accessing disk. On a 2nd level page fault, creation of a 3rd level page table occurs in parallel with accessing disk.
- The page table cannot be cached and is available in main memory.

+1 90,052 Cycles +1 90,102 Cycles +1 90,152 Cycles

• Pages that aren't in memory are on disk.

Rubric:

- Upon retrieval from cache, main memory, or disk, data is sent immediately to the CPU, while other updates occur in parallel.
- (b) Provide all possible memory access latencies, **in cycles**, for the following situations. There may be one or more answers. Include all possible answers. Final answer(s) must be a number, not a numeric equation(s).

| I. When data is in the data-cache?                        |                      | (2pt)         |       |
|-----------------------------------------------------------|----------------------|---------------|-------|
| Final Answer(s):                                          |                      |               |       |
| 1 Cycle                                                   |                      |               |       |
| Rubric: +2 1 Cycle                                        |                      |               |       |
| -1 For every                                              | extra answer given   |               |       |
| II When data must be Final Answer(s):                     | fetched from memory? |               | (2pt) |
| 52 Cycle                                                  | 202 Cycles           |               |       |
| Rubric: +1 52 Cycle<br>+1 202 Cyc<br>-1 For every         |                      |               |       |
| III When data must be fetched from disk? Final Answer(s): |                      | (2pt)         |       |
| 90,052 Cycles                                             | 90,102 Cycles        | 90,152 Cycles |       |

#### Question 9: It's all Coming Together

*{ 15 Points }* 

Recall that a Von Neumann architecture places instructions and data in the same memory. If we consider the pipeline discussed in lecture and project 3, we see that we use separate instruction and data memory, which violates the assumptions of a Von Neumann architecture. Let's create a new pipeline architecture that uses **unified memory**. We will have IF and MEM read from the same, shared memory. The memory system we have decided to use only allows one access to take place at a time, so we have what is called a **structural hazard** when we attempt to use memory from both IF and MEM in the same cycle.

A **structural hazard** is a hazard arising from the idea that 2 pieces of data cannot be in the same place at the same time - we can only have 1. In this case, we will need to stall to prevent a fetch and load or store from using the memory bus at the same time.

a) Stalling begins with a design decision: when we have something fetching in the IF stage (which in the 370 pipeline, takes place every cycle) and an lw/sw in the MEM stage, we must choose which of these two stages is allowed to access shared memory on that cycle.

For this problem, we will prioritize shared memory accesses from the MEM stage. In one sentence, explain what would happen if we instead chose to allow fetches from the IF stage to have priority over MEM stage accesses:

{ 3 Points }

If we always prioritize accesses from IF, then IF will block an lw/sw in MEM from ever accessing memory, and instructions will not move forward in the pipeline. This could result in 1) IF stalling or re-fetching the same instruction forever, or 2) overwriting instructions in the pipeline (specifically newState.IFID.instr).

#### Rubric:

3 points for considering halt of progress, overwriting instructions in pipeline registers, or other incorrect program behavior based on pipeline progression. Alternatively, presents a plausible way to prioritize IF while making forward progress.

1 point for considering RAW (read after write) data hazards - the focus of part c.

1 point for considering some sort of delay, but not complete halt of progress.

b) Consider the modified project 3 & 4 starter code excerpt appended in the reference sheet. Write C code for the entire <u>IF stage</u>, making sure to handle the stall due to the structural hazard. Assume that data hazard stalls and branch mispredict squashes are handled in the ID and MEM stages, respectively. Also assume the other stages are correct Project 3 implementations.

[4.5 Points]

```
if (opcode(state.EXMEM.instr) == LW || opcode(state.EXMEM.instr) == SW) {
    newState.IFID.instr = NOOPINSTR;
    newState.pc = state.pc; // Not strictly needed
    // newState.IFID.pcPlus1 can be anything
} else {
    newState.IFID.instr = mem_access(state.pc, 0, 0/*any val*/);
    newState.IFID.pcPlus1 = state.pc + 1; // Same as P3
    newState.pc = state.pc + 1; // Same as P3
}
```

#### Rubric:

- 1 point for correct condition in if statement to detect a memory access in the MEM stage.
- 1 point for correctly updating newState.IFID.instr to NOOPINSTR in the if block
- 1 point for not modifying newState.pc or setting to state.pc in the if block.
- 0.5 point for correctly updating newState.IFID.instr to mem\_access(state.pc, 0, any val) in the else block. (Same as p3 with p4's mem access function)
- 0.5 point for correctly updating newState.IFID.pcPlus1 to state.pc + 1 in else block (same as project 3)
- 0.5 point for correctly updating newState.pc to state.pc + 1 in else block (same as p3)
  - Unfortunately, there is still a problem that can occur with the unified memory. Write a short (3 lines or less) LC2K program that will produce different results (register values, memory values, and/or number of instructions run until termination) on the unified memory pipeline and the single cycle processor.
     { 2.5 Points }

```
sw 0 0 1 // This is an example. Many are possible. halt // fetched into pipeline as halt before sw overwrites w/ add 0 0 0 halt
```

#### Rubric:

1 point for an sw instruction that writes to the **text** section of the program.

1 point for the write location of the sw being in the 2 immediately following instructions.

0.5 point for the new instruction value at that location producing different behavior or architected state (register values, memory values, or number of instructions executed)

d) We can introduce more code to fix this bug in the beginning of the MEM stage. As before, assume the rest of the MEM stage is a correct implementation from project 3, modified to use the mem\_access function. Write the C code necessary to fix the bug. Incur no more than 3 extra cycles per instance like that in part c.

{ 5 Points, 1 of which will be awarded for incurring the fewest required stalls. }

```
Rubric:
```

```
1/2 point for considering sw instructions (and only sw instructions) in an if statement.

1 point for performing comparisons between state.EXMEM.aluResult and state.IDEX.pcPlus1 - 1, state.IFID.pcPlus1 - 1, and state.pc, or equivalent logic.

2 points for overwriting newState.EXMEM.instr, and newState.IDEX.instr, with NOOPINSTR.

1/2 point for rewinding newState.pc to one of the following: state.IDEX.pcPlus1 - 1 for neither selective squashing nor store/fetch forwarding, state.EXMEM.aluResult for selective squashing only, or state.EXMEM.aluResult + 1 for both selective squashing and store/fetch forwarding. See answer key for full solution of each type.

1/2 point for selecting to not squash newState.EXMEM.instr, and newState.IDEX.instr with NOOPINSTR if sw target address is beyond the PC of those instructions.

1/2 point for setting newState.IFID.instr to the forwarded store value
```

4 point solution with no selective squashing or store/fetch forwarding:

state.EXMEM.readRegB (requires some sort of selective squashing).

More efficient solutions with additional credit on next page 4.5 point solution with selective squashing and no store/fetch forwarding: if (opcode(state.EXMEM.instr) == SW)

```
{
     if (state.EXMEM.aluResult == state.IDEX.pcPlus1 - 1)
           newState.EXMEM.instr = NOOPINSTR;
           newState.IDEX.instr = NOOPINSTR;
           newState.IFID.instr = NOOPINSTR; // Not needed due to structural
                 hazard detected in IF stage in part b.
            newState.pc = state.EXMEM.aluResult;
      } else if (state.EXMEM.aluResult == state.IFID.pcPlus1 - 1)
           newState.IDEX.instr = NOOPINSTR;
           newState.IFID.instr = NOOPINSTR; // Not needed due to structural
                 hazard detected in IF stage in part b.
            newState.pc = state.EXMEM.aluResult;
      } else if (state.EXMEM.aluResult == state.pc)
           newState.IFID.instr = NOOPINSTR;
           newState.pc = state.EXMEM.aluResult;
      } // This else if block is not needed due to structural hazard detected
            in IF stage in part b.
}
5 point solution with selective squashing and store/fetch forwarding:
if (opcode(state.EXMEM.instr) == SW)
      if (state.EXMEM.aluResult == state.IDEX.pcPlus1 - 1)
      {
           newState.EXMEM.instr = NOOPINSTR;
           newState.IDEX.instr = NOOPINSTR;
           newState.IFID.instr = state.EXMEM.readRegB;
           newState.IFID.pcPlus1 = state.EXMEM.aluResult + 1;
            newState.pc = state.EXMEM.aluResult + 1;
      } else if (state.EXMEM.aluResult == state.IFID.pcPlus1 - 1)
           newState.IDEX.instr = NOOPINSTR;
           newState.IFID.instr = state.EXMEM.readRegB;
           newState.IFID.pcPlus1 = state.EXMEM.aluResult + 1;
           newState.pc = state.EXMEM.aluResult + 1;
      } else if (state.EXMEM.aluResult == state.pc)
      {
           newState.IFID.instr = state.EXMEM.readRegB;
           newState.IFID.pcPlus1 = state.EXMEM.aluResult + 1;
           newState.pc = state.EXMEM.aluResult + 1;
            //These last 2 lines are required since IF stalled due to
           structural hazard.
     }
}
```

#### SHARED MEMORY INTERFACE EXCERPT:

This is similar to project 4, but not found in the starter code:

```
/* Access hidden shared memory, which is a static array defined in
 * another file, and not accessible otherwise.
 * This function should only be called when absolutely necessary.
 * addr is a 16-bit LC2K word address.
 * - write flag is 0 for reads (fetch/lw) and 1 for writes (sw).
 * - write data is a word, and is only valid if write flag is 1.
 * The return value is undefined if write flag is 1,
     and is a word in memory at address addr otherwise.
 * This increments the hidden num mem accesses variable each time.
 * Note that if a structural hazard is not respected,
     num mem accesses will double increment,
     and produce an incorrect value.
 */
extern int mem access(int addr, int write flag, int write data);
/* This function reads the hidden variable num mem accesses,
 * which is a static variable in another file, and not accessible
* otherwise. This variable is written by mem access() only.
extern int get_num_mem_accesses();
                           PROJECT 3 EXCERPT:
  Only one line in the state typedef (underlined, italicized, and bolded) has been modified:
typedef struct IFIDStruct {
     int instr;
     int pcPlus1;
} IFIDType;
typedef struct IDEXStruct {
     int instr;
     int pcPlus1;
     int readRegA;
     int readRegB;
     int offset;
```

EXCERPT CONTINUED ON NEXT PAGE

} IDEXType;

#### PROJECT 3 EXCERPT CONTINUED:

```
typedef struct EXMEMStruct {
     int instr;
     int branchTarget;
     int aluResult;
     int readRegB;
} EXMEMType;
typedef struct MEMWBStruct {
     int instr;
     int writeData;
} MEMWBType;
typedef struct WBENDStruct {
     int instr;
     int writeData;
} WBENDType;
typedef struct {
     int pc;
     // memory has been removed to another file as a static variable
     int reg[8];
     int numMemory;
     IFIDType IFID;
     IDEXType IDEX;
     EXMEMType EXMEM;
     MEMWBType MEMWB;
     WBENDType WBEND;
     int cycles; /* number of cycles run so far */
} State;
State state;
State newState;
```

#### PROJECT 3 EXCERPT CONTINUED:

```
#define ADD 0
#define NOR 1
#define LW
             2
#define SW
             3
#define BEQ 4
#define JALR 5
#define HALT 6
#define NOOP 7
#define NOOPINSTR 0x1c00000
// The following functions are correctly defined for you
int field0(int instruction) {
    return( (instruction>>19) & 0x7);
}
int field1(int instruction) {
    return( (instruction>>16) & 0x7);
}
int field2(int instruction) {
    return(instruction & 0xFFFF);
}
int opcode(int instruction) {
    return(instruction>>22);
}
// Copied from project 1
int convertNum(int num) {
    /* convert a 16-bit number into a 32-bit Linux integer */
    if (num & (1<<15) ) {
        num -= (1<<16);
    return(num);
}
```